/* * Copyright (c) 2022, MediaTek Inc. All rights reserved. * * SPDX-License-Identifier: BSD-3-Clause */ #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #define CONSTRAINT_SYSPLL_ALLOW \ (MT_RM_CONSTRAINT_ALLOW_CPU_BUCK_OFF | \ MT_RM_CONSTRAINT_ALLOW_DRAM_S0 | \ MT_RM_CONSTRAINT_ALLOW_DRAM_S1 | \ MT_RM_CONSTRAINT_ALLOW_VCORE_LP) #if (MTK_SPM_EXTENSION_PMIC_CONTROL == 6362) #define SPM_FLAG_EXTRA_PMIC_CONTROL (SPM_FLAG_ENABLE_6362_CTRL) #else #define SPM_FLAG_EXTRA_PMIC_CONTROL (SPM_FLAG_ENABLE_6315_CTRL) #endif #define CONSTRAINT_SYSPLL_PCM_FLAG \ (SPM_FLAG_DISABLE_INFRA_PDN | \ SPM_FLAG_DISABLE_VCORE_DVS | \ SPM_FLAG_DISABLE_VCORE_DFS | \ SPM_FLAG_USE_SRCCLKENO2 | \ SPM_FLAG_SRAM_SLEEP_CTRL | \ SPM_FLAG_KEEP_CSYSPWRACK_HIGH | \ SPM_FLAG_USE_SRCCLKENO2) #define CONSTRAINT_SYSPLL_PCM_FLAG1 (0U) #define CONSTRAINT_SYSPLL_RESOURCE_REQ (MT_SPM_26M) static struct mt_spm_cond_tables cond_syspll = { .name = "syspll", .table_cg = { 0x0385E03C, /* MTCMOS1 */ 0x003F0100, /* INFRA0 */ 0x08040802, /* INFRA1 */ 0x06015641, /* INFRA2 */ 0x00000000, /* INFRA3 */ 0x00000000, /* INFRA4 */ 0x00000000, /* INFRA5 */ 0x03720820, /* MMSYS0 */ 0x00000000, /* MMSYS1 */ 0x00000000, /* MMSYS2 */ 0x00015151, /* MMSYS3 */ }, .table_pll = 0U, }; static struct mt_spm_cond_tables cond_syspll_res = { .table_cg = {0U}, .table_pll = 0U, }; static struct constraint_status status = { .id = MT_RM_CONSTRAINT_ID_SYSPLL, .valid = (MT_SPM_RC_VALID_SW | MT_SPM_RC_VALID_COND_LATCH | MT_SPM_RC_VALID_XSOC_BBLPM), .cond_block = 0U, .enter_cnt = 0U, .cond_res = &cond_syspll_res, }; static void spm_syspll_conduct(struct spm_lp_scen *spm_lp, unsigned int *resource_req) { spm_lp->pwrctrl->pcm_flags = (uint32_t)CONSTRAINT_SYSPLL_PCM_FLAG; spm_lp->pwrctrl->pcm_flags1 = (uint32_t)CONSTRAINT_SYSPLL_PCM_FLAG1; *resource_req |= CONSTRAINT_SYSPLL_RESOURCE_REQ; } bool spm_is_valid_rc_syspll(unsigned int cpu, int state_id) { (void)cpu; (void)state_id; return ((status.cond_block == 0U) && IS_MT_RM_RC_READY(status.valid)); } int spm_update_rc_syspll(int state_id, int type, const void *val) { const struct mt_spm_cond_tables *tlb; const struct mt_spm_cond_tables *tlb_check; int res = MT_RM_STATUS_OK; if (val == NULL) { res = MT_RM_STATUS_BAD; } else { if (type == PLAT_RC_UPDATE_CONDITION) { tlb = (const struct mt_spm_cond_tables *)val; tlb_check = (const struct mt_spm_cond_tables *)&cond_syspll; status.cond_block = mt_spm_cond_check(state_id, tlb, tlb_check, ((status.valid & MT_SPM_RC_VALID_COND_LATCH) != 0U) ? (&cond_syspll_res) : (NULL)); } else { res = MT_RM_STATUS_BAD; } } return res; } unsigned int spm_allow_rc_syspll(int state_id) { (void)state_id; return CONSTRAINT_SYSPLL_ALLOW; } int spm_run_rc_syspll(unsigned int cpu, int state_id) { unsigned int ext_op = MT_SPM_EX_OP_HW_S1_DETECT; unsigned int allows = CONSTRAINT_SYSPLL_ALLOW; (void)cpu; if (IS_MT_SPM_RC_BBLPM_MODE(status.valid)) { #ifdef MT_SPM_USING_SRCLKEN_RC ext_op |= MT_SPM_EX_OP_SRCLKEN_RC_BBLPM; #else allows |= MT_RM_CONSTRAINT_ALLOW_BBLPM; #endif } #ifndef ATF_PLAT_SPM_SSPM_NOTIFIER_UNSUPPORT mt_spm_sspm_notify_u32(MT_SPM_NOTIFY_LP_ENTER, allows | (IS_PLAT_SUSPEND_ID(state_id) ? (MT_RM_CONSTRAINT_ALLOW_AP_SUSPEND) : (0U))); #else (void)allows; #endif if (IS_PLAT_SUSPEND_ID(state_id)) { mt_spm_suspend_enter(state_id, (MT_SPM_EX_OP_SET_WDT | MT_SPM_EX_OP_HW_S1_DETECT | MT_SPM_EX_OP_SET_SUSPEND_MODE), CONSTRAINT_SYSPLL_RESOURCE_REQ); } else { mt_spm_idle_generic_enter(state_id, ext_op, spm_syspll_conduct); } return 0; } int spm_reset_rc_syspll(unsigned int cpu, int state_id) { unsigned int ext_op = MT_SPM_EX_OP_HW_S1_DETECT; unsigned int allows = CONSTRAINT_SYSPLL_ALLOW; (void)cpu; if (IS_MT_SPM_RC_BBLPM_MODE(status.valid)) { #ifdef MT_SPM_USING_SRCLKEN_RC ext_op |= MT_SPM_EX_OP_SRCLKEN_RC_BBLPM; #else allows |= MT_RM_CONSTRAINT_ALLOW_BBLPM; #endif } #ifndef ATF_PLAT_SPM_SSPM_NOTIFIER_UNSUPPORT mt_spm_sspm_notify_u32(MT_SPM_NOTIFY_LP_LEAVE, allows); #else (void)allows; #endif if (IS_PLAT_SUSPEND_ID(state_id)) { mt_spm_suspend_resume(state_id, (MT_SPM_EX_OP_SET_SUSPEND_MODE | MT_SPM_EX_OP_SET_WDT | MT_SPM_EX_OP_HW_S1_DETECT), NULL); } else { mt_spm_idle_generic_resume(state_id, ext_op, NULL, NULL); status.enter_cnt++; } return 0; }