summaryrefslogtreecommitdiffstats
path: root/tools/perf/pmu-events/arch/x86/nehalemex/other.json
blob: af0860622445280b8d44424de754440c2653da92 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
[
    {
        "EventCode": "0xE8",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "BPU_CLEARS.EARLY",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Early Branch Prediciton Unit clears"
    },
    {
        "EventCode": "0xE8",
        "Counter": "0,1,2,3",
        "UMask": "0x2",
        "EventName": "BPU_CLEARS.LATE",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Late Branch Prediction Unit clears"
    },
    {
        "EventCode": "0xE5",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "BPU_MISSED_CALL_RET",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Branch prediction unit missed call or return"
    },
    {
        "EventCode": "0xD5",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "ES_REG_RENAMES",
        "SampleAfterValue": "2000000",
        "BriefDescription": "ES segment renames"
    },
    {
        "EventCode": "0x6C",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "IO_TRANSACTIONS",
        "SampleAfterValue": "2000000",
        "BriefDescription": "I/O transactions"
    },
    {
        "EventCode": "0x80",
        "Counter": "0,1,2,3",
        "UMask": "0x4",
        "EventName": "L1I.CYCLES_STALLED",
        "SampleAfterValue": "2000000",
        "BriefDescription": "L1I instruction fetch stall cycles"
    },
    {
        "EventCode": "0x80",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "L1I.HITS",
        "SampleAfterValue": "2000000",
        "BriefDescription": "L1I instruction fetch hits"
    },
    {
        "EventCode": "0x80",
        "Counter": "0,1,2,3",
        "UMask": "0x2",
        "EventName": "L1I.MISSES",
        "SampleAfterValue": "2000000",
        "BriefDescription": "L1I instruction fetch misses"
    },
    {
        "EventCode": "0x80",
        "Counter": "0,1,2,3",
        "UMask": "0x3",
        "EventName": "L1I.READS",
        "SampleAfterValue": "2000000",
        "BriefDescription": "L1I Instruction fetches"
    },
    {
        "EventCode": "0x82",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "LARGE_ITLB.HIT",
        "SampleAfterValue": "200000",
        "BriefDescription": "Large ITLB hit"
    },
    {
        "EventCode": "0x13",
        "Counter": "0,1,2,3",
        "UMask": "0x7",
        "EventName": "LOAD_DISPATCH.ANY",
        "SampleAfterValue": "2000000",
        "BriefDescription": "All loads dispatched"
    },
    {
        "EventCode": "0x13",
        "Counter": "0,1,2,3",
        "UMask": "0x4",
        "EventName": "LOAD_DISPATCH.MOB",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Loads dispatched from the MOB"
    },
    {
        "EventCode": "0x13",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "LOAD_DISPATCH.RS",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Loads dispatched that bypass the MOB"
    },
    {
        "EventCode": "0x13",
        "Counter": "0,1,2,3",
        "UMask": "0x2",
        "EventName": "LOAD_DISPATCH.RS_DELAYED",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Loads dispatched from stage 305"
    },
    {
        "EventCode": "0x7",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "PARTIAL_ADDRESS_ALIAS",
        "SampleAfterValue": "200000",
        "BriefDescription": "False dependencies due to partial address aliasing"
    },
    {
        "EventCode": "0xD2",
        "Counter": "0,1,2,3",
        "UMask": "0xf",
        "EventName": "RAT_STALLS.ANY",
        "SampleAfterValue": "2000000",
        "BriefDescription": "All RAT stall cycles"
    },
    {
        "EventCode": "0xD2",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "RAT_STALLS.FLAGS",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Flag stall cycles"
    },
    {
        "EventCode": "0xD2",
        "Counter": "0,1,2,3",
        "UMask": "0x2",
        "EventName": "RAT_STALLS.REGISTERS",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Partial register stall cycles"
    },
    {
        "EventCode": "0xD2",
        "Counter": "0,1,2,3",
        "UMask": "0x4",
        "EventName": "RAT_STALLS.ROB_READ_PORT",
        "SampleAfterValue": "2000000",
        "BriefDescription": "ROB read port stalls cycles"
    },
    {
        "EventCode": "0xD2",
        "Counter": "0,1,2,3",
        "UMask": "0x8",
        "EventName": "RAT_STALLS.SCOREBOARD",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Scoreboard stall cycles"
    },
    {
        "EventCode": "0x4",
        "Counter": "0,1,2,3",
        "UMask": "0x7",
        "EventName": "SB_DRAIN.ANY",
        "SampleAfterValue": "200000",
        "BriefDescription": "All Store buffer stall cycles"
    },
    {
        "EventCode": "0xD4",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "SEG_RENAME_STALLS",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Segment rename stall cycles"
    },
    {
        "EventCode": "0xB8",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "SNOOP_RESPONSE.HIT",
        "SampleAfterValue": "100000",
        "BriefDescription": "Thread responded HIT to snoop"
    },
    {
        "EventCode": "0xB8",
        "Counter": "0,1,2,3",
        "UMask": "0x2",
        "EventName": "SNOOP_RESPONSE.HITE",
        "SampleAfterValue": "100000",
        "BriefDescription": "Thread responded HITE to snoop"
    },
    {
        "EventCode": "0xB8",
        "Counter": "0,1,2,3",
        "UMask": "0x4",
        "EventName": "SNOOP_RESPONSE.HITM",
        "SampleAfterValue": "100000",
        "BriefDescription": "Thread responded HITM to snoop"
    },
    {
        "EventCode": "0xF6",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "SQ_FULL_STALL_CYCLES",
        "SampleAfterValue": "2000000",
        "BriefDescription": "Super Queue full stall cycles"
    }
]