/* * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. * * SPDX-License-Identifier: BSD-3-Clause */ #include #include #include #include #include #include #include #include #include #include #include "fvp_private.h" static struct transfer_list_header *ns_tl __unused; void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) { arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); /* Initialize the platform config for future decision making */ fvp_config_setup(); } void bl2_platform_setup(void) { arm_bl2_platform_setup(); #if TRANSFER_LIST ns_tl = transfer_list_init((void *)FW_NS_HANDOFF_BASE, FW_HANDOFF_SIZE); assert(ns_tl != NULL); #endif /* Initialize System level generic or SP804 timer */ fvp_timer_init(); } /******************************************************************************* * This function returns the list of executable images ******************************************************************************/ struct bl_params *plat_get_next_bl_params(void) { struct bl_params *arm_bl_params; const struct dyn_cfg_dtb_info_t *hw_config_info __unused; struct transfer_list_entry *te __unused; bl_mem_params_node_t *param_node __unused; arm_bl_params = arm_get_next_bl_params(); #if !RESET_TO_BL2 && !EL3_PAYLOAD_BASE const struct dyn_cfg_dtb_info_t *fw_config_info; uintptr_t fw_config_base = 0UL; #if __aarch64__ /* Get BL31 image node */ param_node = get_bl_mem_params_node(BL31_IMAGE_ID); #else /* aarch32 */ /* Get SP_MIN image node */ param_node = get_bl_mem_params_node(BL32_IMAGE_ID); #endif /* __aarch64__ */ assert(param_node != NULL); /* Update the next image's ep info with the FW config address */ fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, FW_CONFIG_ID); assert(fw_config_info != NULL); fw_config_base = fw_config_info->config_addr; assert(fw_config_base != 0UL); param_node->ep_info.args.arg1 = (uint32_t)fw_config_base; /* Update BL33's ep info with the NS HW config address */ param_node = get_bl_mem_params_node(BL33_IMAGE_ID); assert(param_node != NULL); #if TRANSFER_LIST /* Update BL33's ep info with NS HW config address */ te = transfer_list_find(ns_tl, TL_TAG_FDT); assert(te != NULL); param_node->ep_info.args.arg1 = TRANSFER_LIST_SIGNATURE | REGISTER_CONVENTION_VERSION_MASK; param_node->ep_info.args.arg2 = 0; param_node->ep_info.args.arg3 = (uintptr_t)ns_tl; param_node->ep_info.args.arg0 = te ? (uintptr_t)transfer_list_entry_data(te) : 0; #else hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID); assert(hw_config_info != NULL); param_node->ep_info.args.arg1 = hw_config_info->secondary_config_addr; #endif /* TRANSFER_LIST */ #endif /* !RESET_TO_BL2 && !EL3_PAYLOAD_BASE */ return arm_bl_params; } int bl2_plat_handle_post_image_load(unsigned int image_id) { #if !RESET_TO_BL2 && !EL3_PAYLOAD_BASE if (image_id == HW_CONFIG_ID) { const struct dyn_cfg_dtb_info_t *hw_config_info; struct transfer_list_entry *te __unused; const bl_mem_params_node_t *param_node = get_bl_mem_params_node(image_id); assert(param_node != NULL); hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID); assert(hw_config_info != NULL); #if TRANSFER_LIST /* Update BL33's ep info with NS HW config address */ te = transfer_list_add(ns_tl, TL_TAG_FDT, param_node->image_info.image_size, (void *)hw_config_info->config_addr); assert(te != NULL); #else memcpy((void *)hw_config_info->secondary_config_addr, (void *)hw_config_info->config_addr, (size_t)param_node->image_info.image_size); /* * Ensure HW-config device tree is committed to memory, as the HW-Config * might be used without cache and MMU enabled at BL33. */ flush_dcache_range(hw_config_info->secondary_config_addr, param_node->image_info.image_size); #endif /* TRANSFER_LIST */ } #endif /* !RESET_TO_BL2 && !EL3_PAYLOAD_BASE */ return arm_bl2_plat_handle_post_image_load(image_id); }