diff options
author | Daniel Baumann <daniel.baumann@progress-linux.org> | 2024-05-05 11:06:50 +0000 |
---|---|---|
committer | Daniel Baumann <daniel.baumann@progress-linux.org> | 2024-05-05 11:06:50 +0000 |
commit | c662bc3e81d6cc7c9265ea9c58b8d1dbf66245ea (patch) | |
tree | 6a0ebdb4cb3c7b76c824f021d9f3624d16037457 /doc/man/nvme_cmbsz.2 | |
parent | Adding upstream version 1.8. (diff) | |
download | libnvme-c662bc3e81d6cc7c9265ea9c58b8d1dbf66245ea.tar.xz libnvme-c662bc3e81d6cc7c9265ea9c58b8d1dbf66245ea.zip |
Adding upstream version 1.9.upstream/1.9upstream
Signed-off-by: Daniel Baumann <daniel.baumann@progress-linux.org>
Diffstat (limited to 'doc/man/nvme_cmbsz.2')
-rw-r--r-- | doc/man/nvme_cmbsz.2 | 132 |
1 files changed, 132 insertions, 0 deletions
diff --git a/doc/man/nvme_cmbsz.2 b/doc/man/nvme_cmbsz.2 new file mode 100644 index 0000000..7bd3ba2 --- /dev/null +++ b/doc/man/nvme_cmbsz.2 @@ -0,0 +1,132 @@ +.TH "libnvme" 9 "enum nvme_cmbsz" "May 2024" "API Manual" LINUX +.SH NAME +enum nvme_cmbsz \- This field indicates the controller memory buffer size +.SH SYNOPSIS +enum nvme_cmbsz { +.br +.BI " NVME_CMBSZ_SQS_SHIFT" +, +.br +.br +.BI " NVME_CMBSZ_CQS_SHIFT" +, +.br +.br +.BI " NVME_CMBSZ_LISTS_SHIFT" +, +.br +.br +.BI " NVME_CMBSZ_RDS_SHIFT" +, +.br +.br +.BI " NVME_CMBSZ_WDS_SHIFT" +, +.br +.br +.BI " NVME_CMBSZ_SZU_SHIFT" +, +.br +.br +.BI " NVME_CMBSZ_SZ_SHIFT" +, +.br +.br +.BI " NVME_CMBSZ_SQS_MASK" +, +.br +.br +.BI " NVME_CMBSZ_CQS_MASK" +, +.br +.br +.BI " NVME_CMBSZ_LISTS_MASK" +, +.br +.br +.BI " NVME_CMBSZ_RDS_MASK" +, +.br +.br +.BI " NVME_CMBSZ_WDS_MASK" +, +.br +.br +.BI " NVME_CMBSZ_SZU_MASK" +, +.br +.br +.BI " NVME_CMBSZ_SZ_MASK" +, +.br +.br +.BI " NVME_CMBSZ_SZU_4K" +, +.br +.br +.BI " NVME_CMBSZ_SZU_64K" +, +.br +.br +.BI " NVME_CMBSZ_SZU_1M" +, +.br +.br +.BI " NVME_CMBSZ_SZU_16M" +, +.br +.br +.BI " NVME_CMBSZ_SZU_256M" +, +.br +.br +.BI " NVME_CMBSZ_SZU_4G" +, +.br +.br +.BI " NVME_CMBSZ_SZU_64G" + +}; +.SH Constants +.IP "NVME_CMBSZ_SQS_SHIFT" 12 +Shift amount to get the submission queue support +.IP "NVME_CMBSZ_CQS_SHIFT" 12 +Shift amount to get the completion queue support +.IP "NVME_CMBSZ_LISTS_SHIFT" 12 +Shift amount to get the PLP SGL list support +.IP "NVME_CMBSZ_RDS_SHIFT" 12 +Shift amount to get the read data support +.IP "NVME_CMBSZ_WDS_SHIFT" 12 +Shift amount to get the write data support +.IP "NVME_CMBSZ_SZU_SHIFT" 12 +Shift amount to get the size units +.IP "NVME_CMBSZ_SZ_SHIFT" 12 +Shift amount to get the size +.IP "NVME_CMBSZ_SQS_MASK" 12 +Mask to get the submission queue support +.IP "NVME_CMBSZ_CQS_MASK" 12 +Mask to get the completion queue support +.IP "NVME_CMBSZ_LISTS_MASK" 12 +Mask to get the PLP SGL list support +.IP "NVME_CMBSZ_RDS_MASK" 12 +Mask to get the read data support +.IP "NVME_CMBSZ_WDS_MASK" 12 +Mask to get the write data support +.IP "NVME_CMBSZ_SZU_MASK" 12 +Mask to get the size units +.IP "NVME_CMBSZ_SZ_MASK" 12 +Mask to get the size +.IP "NVME_CMBSZ_SZU_4K" 12 +4 KiB +.IP "NVME_CMBSZ_SZU_64K" 12 +64 KiB +.IP "NVME_CMBSZ_SZU_1M" 12 +1 MiB +.IP "NVME_CMBSZ_SZU_16M" 12 +16 MiB +.IP "NVME_CMBSZ_SZU_256M" 12 +256 MiB +.IP "NVME_CMBSZ_SZU_4G" 12 +4 GiB +.IP "NVME_CMBSZ_SZU_64G" 12 +64 GiB |