summaryrefslogtreecommitdiffstats
path: root/include/dt-bindings/clock/qcom,sa8775p-gpucc.h
blob: a5fd784b1ea2055746e080c67b5af67d82066ef3 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
/*
 * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
 * Copyright (c) 2023, Linaro Limited
 */

#ifndef _DT_BINDINGS_CLK_QCOM_GPUCC_SA8775P_H
#define _DT_BINDINGS_CLK_QCOM_GPUCC_SA8775P_H

/* GPU_CC clocks */
#define GPU_CC_PLL0				0
#define GPU_CC_PLL1				1
#define GPU_CC_AHB_CLK				2
#define GPU_CC_CB_CLK				3
#define GPU_CC_CRC_AHB_CLK			4
#define GPU_CC_CX_FF_CLK			5
#define GPU_CC_CX_GMU_CLK			6
#define GPU_CC_CX_SNOC_DVM_CLK			7
#define GPU_CC_CXO_AON_CLK			8
#define GPU_CC_CXO_CLK				9
#define GPU_CC_DEMET_CLK			10
#define GPU_CC_DEMET_DIV_CLK_SRC		11
#define GPU_CC_FF_CLK_SRC			12
#define GPU_CC_GMU_CLK_SRC			13
#define GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK		14
#define GPU_CC_HUB_AHB_DIV_CLK_SRC		15
#define GPU_CC_HUB_AON_CLK			16
#define GPU_CC_HUB_CLK_SRC			17
#define GPU_CC_HUB_CX_INT_CLK			18
#define GPU_CC_HUB_CX_INT_DIV_CLK_SRC		19
#define GPU_CC_MEMNOC_GFX_CLK			20
#define GPU_CC_SLEEP_CLK			21
#define GPU_CC_XO_CLK_SRC			22

/* GPU_CC resets */
#define GPUCC_GPU_CC_ACD_BCR			0
#define GPUCC_GPU_CC_CB_BCR			1
#define GPUCC_GPU_CC_CX_BCR			2
#define GPUCC_GPU_CC_FAST_HUB_BCR		3
#define GPUCC_GPU_CC_FF_BCR			4
#define GPUCC_GPU_CC_GFX3D_AON_BCR		5
#define GPUCC_GPU_CC_GMU_BCR			6
#define GPUCC_GPU_CC_GX_BCR			7
#define GPUCC_GPU_CC_XO_BCR			8

/* GPU_CC power domains */
#define GPU_CC_CX_GDSC				0
#define GPU_CC_GX_GDSC				1

#endif /* _DT_BINDINGS_CLK_QCOM_GPUCC_SA8775P_H */