/* * The PCI Library -- Direct Configuration access via memory mapped ports * * Copyright (c) 2022 Pali Rohár * * Can be freely distributed and used under the terms of the GNU GPL v2+. * * SPDX-License-Identifier: GPL-2.0-or-later */ #include "internal.h" #include "physmem.h" #include "physmem-access.h" #include #include #include #include struct mmio_cache { u64 addr_page; u64 data_page; void *addr_map; void *data_map; }; struct mmio_access { struct mmio_cache *cache; struct physmem *physmem; long pagesize; }; static void munmap_regs(struct pci_access *a) { struct mmio_access *macc = a->backend_data; struct mmio_cache *cache = macc->cache; struct physmem *physmem = macc->physmem; long pagesize = macc->pagesize; if (!cache) return; physmem_unmap(physmem, cache->addr_map, pagesize); if (cache->addr_page != cache->data_page) physmem_unmap(physmem, cache->data_map, pagesize); pci_mfree(macc->cache); macc->cache = NULL; } static int mmap_regs(struct pci_access *a, u64 addr_reg, u64 data_reg, int data_off, volatile void **addr, volatile void **data) { struct mmio_access *macc = a->backend_data; struct mmio_cache *cache = macc->cache; struct physmem *physmem = macc->physmem; long pagesize = macc->pagesize; u64 addr_page = addr_reg & ~(pagesize-1); u64 data_page = data_reg & ~(pagesize-1); void *addr_map = (void *)-1; void *data_map = (void *)-1; if (cache && cache->addr_page == addr_page) addr_map = cache->addr_map; if (cache && cache->data_page == data_page) data_map = cache->data_map; if (addr_map == (void *)-1) addr_map = physmem_map(physmem, addr_page, pagesize, 1); if (addr_map == (void *)-1) return 0; if (data_map == (void *)-1) { if (data_page == addr_page) data_map = addr_map; else data_map = physmem_map(physmem, data_page, pagesize, 1); } if (data_map == (void *)-1) { if (!cache || cache->addr_map != addr_map) physmem_unmap(physmem, addr_map, pagesize); return 0; } if (cache && cache->addr_page != addr_page) physmem_unmap(physmem, cache->addr_map, pagesize); if (cache && cache->data_page != data_page && cache->data_page != cache->addr_page) physmem_unmap(physmem, cache->data_map, pagesize); if (!cache) cache = macc->cache = pci_malloc(a, sizeof(*cache)); cache->addr_page = addr_page; cache->data_page = data_page; cache->addr_map = addr_map; cache->data_map = data_map; *addr = (unsigned char *)addr_map + (addr_reg & (pagesize-1)); *data = (unsigned char *)data_map + (data_reg & (pagesize-1)) + data_off; return 1; } static int validate_addrs(const char *addrs) { const char *sep, *next; u64 num; char *endptr; if (!*addrs) return 0; while (1) { next = strchr(addrs, ','); if (!next) next = addrs + strlen(addrs); sep = strchr(addrs, '/'); if (!sep) return 0; if (!isxdigit(*addrs) || !isxdigit(*(sep+1))) return 0; errno = 0; num = strtoull(addrs, &endptr, 16); if (errno || endptr != sep || (num & 3)) return 0; errno = 0; num = strtoull(sep+1, &endptr, 16); if (errno || endptr != next || (num & 3)) return 0; if (!*next) return 1; addrs = next + 1; } } static int get_domain_count(const char *addrs) { int count = 1; while (addrs = strchr(addrs, ',')) { addrs++; count++; } return count; } static int get_domain_addr(const char *addrs, int domain, u64 *addr_reg, u64 *data_reg) { char *endptr; while (domain-- > 0) { addrs = strchr(addrs, ','); if (!addrs) return 0; addrs++; } *addr_reg = strtoull(addrs, &endptr, 16); *data_reg = strtoull(endptr+1, NULL, 16); return 1; } static void conf1_config(struct pci_access *a) { physmem_init_config(a); pci_define_param(a, "mmio-conf1.addrs", "", "Physical addresses of memory mapped Intel conf1 interface"); /* format: 0xaddr1/0xdata1,0xaddr2/0xdata2,... */ } static void conf1_ext_config(struct pci_access *a) { physmem_init_config(a); pci_define_param(a, "mmio-conf1-ext.addrs", "", "Physical addresses of memory mapped Intel conf1 extended interface"); /* format: 0xaddr1/0xdata1,0xaddr2/0xdata2,... */ } static int detect(struct pci_access *a, char *addrs_param_name) { char *addrs = pci_get_param(a, addrs_param_name); if (!*addrs) { a->debug("%s was not specified", addrs_param_name); return 0; } if (!validate_addrs(addrs)) { a->debug("%s has invalid address format %s", addrs_param_name, addrs); return 0; } if (physmem_access(a, 1)) { a->debug("cannot access physical memory: %s", strerror(errno)); return 0; } a->debug("using with %s", addrs); return 1; } static int conf1_detect(struct pci_access *a) { return detect(a, "mmio-conf1.addrs"); } static int conf1_ext_detect(struct pci_access *a) { return detect(a, "mmio-conf1-ext.addrs"); } static char* get_addrs_param_name(struct pci_access *a) { if (a->methods->config == conf1_ext_config) return "mmio-conf1-ext.addrs"; else return "mmio-conf1.addrs"; } static void conf1_init(struct pci_access *a) { char *addrs_param_name = get_addrs_param_name(a); char *addrs = pci_get_param(a, addrs_param_name); struct mmio_access *macc; struct physmem *physmem; long pagesize; if (!*addrs) a->error("Option %s was not specified.", addrs_param_name); if (!validate_addrs(addrs)) a->error("Option %s has invalid address format \"%s\".", addrs_param_name, addrs); physmem = physmem_open(a, 1); if (!physmem) a->error("Cannot open physcal memory: %s.", strerror(errno)); pagesize = physmem_get_pagesize(physmem); if (pagesize <= 0) a->error("Cannot get page size: %s.", strerror(errno)); macc = pci_malloc(a, sizeof(*macc)); macc->cache = NULL; macc->physmem = physmem; macc->pagesize = pagesize; a->backend_data = macc; } static void conf1_cleanup(struct pci_access *a) { struct mmio_access *macc = a->backend_data; munmap_regs(a); physmem_close(macc->physmem); pci_mfree(macc); } static void conf1_scan(struct pci_access *a) { char *addrs_param_name = get_addrs_param_name(a); char *addrs = pci_get_param(a, addrs_param_name); int domain_count = get_domain_count(addrs); int domain; for (domain = 0; domain < domain_count; domain++) pci_generic_scan_domain(a, domain); } static int conf1_ext_read(struct pci_dev *d, int pos, byte *buf, int len) { char *addrs_param_name = get_addrs_param_name(d->access); char *addrs = pci_get_param(d->access, addrs_param_name); volatile void *addr, *data; u64 addr_reg, data_reg; if (pos >= 4096) return 0; if (len != 1 && len != 2 && len != 4) return pci_generic_block_read(d, pos, buf, len); if (!get_domain_addr(addrs, d->domain, &addr_reg, &data_reg)) return 0; if (!mmap_regs(d->access, addr_reg, data_reg, pos&3, &addr, &data)) return 0; physmem_writel(0x80000000 | ((pos & 0xf00) << 16) | ((d->bus & 0xff) << 16) | (PCI_DEVFN(d->dev, d->func) << 8) | (pos & 0xfc), addr); physmem_readl(addr); /* write barrier for address */ switch (len) { case 1: buf[0] = physmem_readb(data); break; case 2: ((u16 *) buf)[0] = physmem_readw(data); break; case 4: ((u32 *) buf)[0] = physmem_readl(data); break; } return 1; } static int conf1_read(struct pci_dev *d, int pos, byte *buf, int len) { if (pos >= 256) return 0; return conf1_ext_read(d, pos, buf, len); } static int conf1_ext_write(struct pci_dev *d, int pos, byte *buf, int len) { char *addrs_param_name = get_addrs_param_name(d->access); char *addrs = pci_get_param(d->access, addrs_param_name); volatile void *addr, *data; u64 addr_reg, data_reg; if (pos >= 4096) return 0; if (len != 1 && len != 2 && len != 4) return pci_generic_block_write(d, pos, buf, len); if (!get_domain_addr(addrs, d->domain, &addr_reg, &data_reg)) return 0; if (!mmap_regs(d->access, addr_reg, data_reg, pos&3, &addr, &data)) return 0; physmem_writel(0x80000000 | ((pos & 0xf00) << 16) | ((d->bus & 0xff) << 16) | (PCI_DEVFN(d->dev, d->func) << 8) | (pos & 0xfc), addr); physmem_readl(addr); /* write barrier for address */ switch (len) { case 1: physmem_writeb(buf[0], data); break; case 2: physmem_writew(((u16 *) buf)[0], data); break; case 4: physmem_writel(((u32 *) buf)[0], data); break; } /* * write barrier for data * Note that we cannot read from data port because it may have side effect. * Instead we read from address port (which should not have side effect) to * create a barrier between two conf1_write() calls. But this does not have * to be 100% correct as it does not ensure barrier on data port itself. * Correct way is to issue CPU instruction for full hw sync barrier but gcc * does not provide any (builtin) function yet. */ physmem_readl(addr); return 1; } static int conf1_write(struct pci_dev *d, int pos, byte *buf, int len) { if (pos >= 256) return 0; return conf1_ext_write(d, pos, buf, len); } struct pci_methods pm_mmio_conf1 = { .name = "mmio-conf1", .help = "Raw memory mapped I/O port access using Intel conf1 interface", .config = conf1_config, .detect = conf1_detect, .init = conf1_init, .cleanup = conf1_cleanup, .scan = conf1_scan, .fill_info = pci_generic_fill_info, .read = conf1_read, .write = conf1_write, }; struct pci_methods pm_mmio_conf1_ext = { .name = "mmio-conf1-ext", .help = "Raw memory mapped I/O port access using Intel conf1 extended interface", .config = conf1_ext_config, .detect = conf1_ext_detect, .init = conf1_init, .cleanup = conf1_cleanup, .scan = conf1_scan, .fill_info = pci_generic_fill_info, .read = conf1_ext_read, .write = conf1_ext_write, };