summaryrefslogtreecommitdiffstats
path: root/include/dt-bindings/clock/r9a07g054-cpg.h
blob: 43f4dbda872cc04f37fa7c4fd59c32c15d78b9bd (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
 *
 * Copyright (C) 2022 Renesas Electronics Corp.
 */
#ifndef __DT_BINDINGS_CLOCK_R9A07G054_CPG_H__
#define __DT_BINDINGS_CLOCK_R9A07G054_CPG_H__

#include <dt-bindings/clock/renesas-cpg-mssr.h>

/* R9A07G054 CPG Core Clocks */
#define R9A07G054_CLK_I			0
#define R9A07G054_CLK_I2		1
#define R9A07G054_CLK_G			2
#define R9A07G054_CLK_S0		3
#define R9A07G054_CLK_S1		4
#define R9A07G054_CLK_SPI0		5
#define R9A07G054_CLK_SPI1		6
#define R9A07G054_CLK_SD0		7
#define R9A07G054_CLK_SD1		8
#define R9A07G054_CLK_M0		9
#define R9A07G054_CLK_M1		10
#define R9A07G054_CLK_M2		11
#define R9A07G054_CLK_M3		12
#define R9A07G054_CLK_M4		13
#define R9A07G054_CLK_HP		14
#define R9A07G054_CLK_TSU		15
#define R9A07G054_CLK_ZT		16
#define R9A07G054_CLK_P0		17
#define R9A07G054_CLK_P1		18
#define R9A07G054_CLK_P2		19
#define R9A07G054_CLK_AT		20
#define R9A07G054_OSCCLK		21
#define R9A07G054_CLK_P0_DIV2		22
#define R9A07G054_CLK_DRP_M		23
#define R9A07G054_CLK_DRP_D		24
#define R9A07G054_CLK_DRP_A		25

/* R9A07G054 Module Clocks */
#define R9A07G054_CA55_SCLK		0
#define R9A07G054_CA55_PCLK		1
#define R9A07G054_CA55_ATCLK		2
#define R9A07G054_CA55_GICCLK		3
#define R9A07G054_CA55_PERICLK		4
#define R9A07G054_CA55_ACLK		5
#define R9A07G054_CA55_TSCLK		6
#define R9A07G054_GIC600_GICCLK		7
#define R9A07G054_IA55_CLK		8
#define R9A07G054_IA55_PCLK		9
#define R9A07G054_MHU_PCLK		10
#define R9A07G054_SYC_CNT_CLK		11
#define R9A07G054_DMAC_ACLK		12
#define R9A07G054_DMAC_PCLK		13
#define R9A07G054_OSTM0_PCLK		14
#define R9A07G054_OSTM1_PCLK		15
#define R9A07G054_OSTM2_PCLK		16
#define R9A07G054_MTU_X_MCK_MTU3	17
#define R9A07G054_POE3_CLKM_POE		18
#define R9A07G054_GPT_PCLK		19
#define R9A07G054_POEG_A_CLKP		20
#define R9A07G054_POEG_B_CLKP		21
#define R9A07G054_POEG_C_CLKP		22
#define R9A07G054_POEG_D_CLKP		23
#define R9A07G054_WDT0_PCLK		24
#define R9A07G054_WDT0_CLK		25
#define R9A07G054_WDT1_PCLK		26
#define R9A07G054_WDT1_CLK		27
#define R9A07G054_WDT2_PCLK		28
#define R9A07G054_WDT2_CLK		29
#define R9A07G054_SPI_CLK2		30
#define R9A07G054_SPI_CLK		31
#define R9A07G054_SDHI0_IMCLK		32
#define R9A07G054_SDHI0_IMCLK2		33
#define R9A07G054_SDHI0_CLK_HS		34
#define R9A07G054_SDHI0_ACLK		35
#define R9A07G054_SDHI1_IMCLK		36
#define R9A07G054_SDHI1_IMCLK2		37
#define R9A07G054_SDHI1_CLK_HS		38
#define R9A07G054_SDHI1_ACLK		39
#define R9A07G054_GPU_CLK		40
#define R9A07G054_GPU_AXI_CLK		41
#define R9A07G054_GPU_ACE_CLK		42
#define R9A07G054_ISU_ACLK		43
#define R9A07G054_ISU_PCLK		44
#define R9A07G054_H264_CLK_A		45
#define R9A07G054_H264_CLK_P		46
#define R9A07G054_CRU_SYSCLK		47
#define R9A07G054_CRU_VCLK		48
#define R9A07G054_CRU_PCLK		49
#define R9A07G054_CRU_ACLK		50
#define R9A07G054_MIPI_DSI_PLLCLK	51
#define R9A07G054_MIPI_DSI_SYSCLK	52
#define R9A07G054_MIPI_DSI_ACLK		53
#define R9A07G054_MIPI_DSI_PCLK		54
#define R9A07G054_MIPI_DSI_VCLK		55
#define R9A07G054_MIPI_DSI_LPCLK	56
#define R9A07G054_LCDC_CLK_A		57
#define R9A07G054_LCDC_CLK_P		58
#define R9A07G054_LCDC_CLK_D		59
#define R9A07G054_SSI0_PCLK2		60
#define R9A07G054_SSI0_PCLK_SFR		61
#define R9A07G054_SSI1_PCLK2		62
#define R9A07G054_SSI1_PCLK_SFR		63
#define R9A07G054_SSI2_PCLK2		64
#define R9A07G054_SSI2_PCLK_SFR		65
#define R9A07G054_SSI3_PCLK2		66
#define R9A07G054_SSI3_PCLK_SFR		67
#define R9A07G054_SRC_CLKP		68
#define R9A07G054_USB_U2H0_HCLK		69
#define R9A07G054_USB_U2H1_HCLK		70
#define R9A07G054_USB_U2P_EXR_CPUCLK	71
#define R9A07G054_USB_PCLK		72
#define R9A07G054_ETH0_CLK_AXI		73
#define R9A07G054_ETH0_CLK_CHI		74
#define R9A07G054_ETH1_CLK_AXI		75
#define R9A07G054_ETH1_CLK_CHI		76
#define R9A07G054_I2C0_PCLK		77
#define R9A07G054_I2C1_PCLK		78
#define R9A07G054_I2C2_PCLK		79
#define R9A07G054_I2C3_PCLK		80
#define R9A07G054_SCIF0_CLK_PCK		81
#define R9A07G054_SCIF1_CLK_PCK		82
#define R9A07G054_SCIF2_CLK_PCK		83
#define R9A07G054_SCIF3_CLK_PCK		84
#define R9A07G054_SCIF4_CLK_PCK		85
#define R9A07G054_SCI0_CLKP		86
#define R9A07G054_SCI1_CLKP		87
#define R9A07G054_IRDA_CLKP		88
#define R9A07G054_RSPI0_CLKB		89
#define R9A07G054_RSPI1_CLKB		90
#define R9A07G054_RSPI2_CLKB		91
#define R9A07G054_CANFD_PCLK		92
#define R9A07G054_GPIO_HCLK		93
#define R9A07G054_ADC_ADCLK		94
#define R9A07G054_ADC_PCLK		95
#define R9A07G054_TSU_PCLK		96
#define R9A07G054_STPAI_INITCLK		97
#define R9A07G054_STPAI_ACLK		98
#define R9A07G054_STPAI_MCLK		99
#define R9A07G054_STPAI_DCLKIN		100
#define R9A07G054_STPAI_ACLK_DRP	101

/* R9A07G054 Resets */
#define R9A07G054_CA55_RST_1_0		0
#define R9A07G054_CA55_RST_1_1		1
#define R9A07G054_CA55_RST_3_0		2
#define R9A07G054_CA55_RST_3_1		3
#define R9A07G054_CA55_RST_4		4
#define R9A07G054_CA55_RST_5		5
#define R9A07G054_CA55_RST_6		6
#define R9A07G054_CA55_RST_7		7
#define R9A07G054_CA55_RST_8		8
#define R9A07G054_CA55_RST_9		9
#define R9A07G054_CA55_RST_10		10
#define R9A07G054_CA55_RST_11		11
#define R9A07G054_CA55_RST_12		12
#define R9A07G054_GIC600_GICRESET_N	13
#define R9A07G054_GIC600_DBG_GICRESET_N	14
#define R9A07G054_IA55_RESETN		15
#define R9A07G054_MHU_RESETN		16
#define R9A07G054_DMAC_ARESETN		17
#define R9A07G054_DMAC_RST_ASYNC	18
#define R9A07G054_SYC_RESETN		19
#define R9A07G054_OSTM0_PRESETZ		20
#define R9A07G054_OSTM1_PRESETZ		21
#define R9A07G054_OSTM2_PRESETZ		22
#define R9A07G054_MTU_X_PRESET_MTU3	23
#define R9A07G054_POE3_RST_M_REG	24
#define R9A07G054_GPT_RST_C		25
#define R9A07G054_POEG_A_RST		26
#define R9A07G054_POEG_B_RST		27
#define R9A07G054_POEG_C_RST		28
#define R9A07G054_POEG_D_RST		29
#define R9A07G054_WDT0_PRESETN		30
#define R9A07G054_WDT1_PRESETN		31
#define R9A07G054_WDT2_PRESETN		32
#define R9A07G054_SPI_RST		33
#define R9A07G054_SDHI0_IXRST		34
#define R9A07G054_SDHI1_IXRST		35
#define R9A07G054_GPU_RESETN		36
#define R9A07G054_GPU_AXI_RESETN	37
#define R9A07G054_GPU_ACE_RESETN	38
#define R9A07G054_ISU_ARESETN		39
#define R9A07G054_ISU_PRESETN		40
#define R9A07G054_H264_X_RESET_VCP	41
#define R9A07G054_H264_CP_PRESET_P	42
#define R9A07G054_CRU_CMN_RSTB		43
#define R9A07G054_CRU_PRESETN		44
#define R9A07G054_CRU_ARESETN		45
#define R9A07G054_MIPI_DSI_CMN_RSTB	46
#define R9A07G054_MIPI_DSI_ARESET_N	47
#define R9A07G054_MIPI_DSI_PRESET_N	48
#define R9A07G054_LCDC_RESET_N		49
#define R9A07G054_SSI0_RST_M2_REG	50
#define R9A07G054_SSI1_RST_M2_REG	51
#define R9A07G054_SSI2_RST_M2_REG	52
#define R9A07G054_SSI3_RST_M2_REG	53
#define R9A07G054_SRC_RST		54
#define R9A07G054_USB_U2H0_HRESETN	55
#define R9A07G054_USB_U2H1_HRESETN	56
#define R9A07G054_USB_U2P_EXL_SYSRST	57
#define R9A07G054_USB_PRESETN		58
#define R9A07G054_ETH0_RST_HW_N		59
#define R9A07G054_ETH1_RST_HW_N		60
#define R9A07G054_I2C0_MRST		61
#define R9A07G054_I2C1_MRST		62
#define R9A07G054_I2C2_MRST		63
#define R9A07G054_I2C3_MRST		64
#define R9A07G054_SCIF0_RST_SYSTEM_N	65
#define R9A07G054_SCIF1_RST_SYSTEM_N	66
#define R9A07G054_SCIF2_RST_SYSTEM_N	67
#define R9A07G054_SCIF3_RST_SYSTEM_N	68
#define R9A07G054_SCIF4_RST_SYSTEM_N	69
#define R9A07G054_SCI0_RST		70
#define R9A07G054_SCI1_RST		71
#define R9A07G054_IRDA_RST		72
#define R9A07G054_RSPI0_RST		73
#define R9A07G054_RSPI1_RST		74
#define R9A07G054_RSPI2_RST		75
#define R9A07G054_CANFD_RSTP_N		76
#define R9A07G054_CANFD_RSTC_N		77
#define R9A07G054_GPIO_RSTN		78
#define R9A07G054_GPIO_PORT_RESETN	79
#define R9A07G054_GPIO_SPARE_RESETN	80
#define R9A07G054_ADC_PRESETN		81
#define R9A07G054_ADC_ADRST_N		82
#define R9A07G054_TSU_PRESETN		83
#define R9A07G054_STPAI_ARESETN		84

#endif /* __DT_BINDINGS_CLOCK_R9A07G054_CPG_H__ */