1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
|
/*
* The PCI Library -- Direct Configuration access via i386 Ports
*
* Copyright (c) 1997--2006 Martin Mares <mj@ucw.cz>
*
* Can be freely distributed and used under the terms of the GNU GPL.
*/
#define _GNU_SOURCE
#include "internal.h"
#include <string.h>
#if defined(PCI_OS_LINUX)
#include "i386-io-linux.h"
#elif defined(PCI_OS_GNU)
#include "i386-io-hurd.h"
#elif defined(PCI_OS_SUNOS)
#include "i386-io-sunos.h"
#elif defined(PCI_OS_WINDOWS)
#include "i386-io-windows.h"
#elif defined(PCI_OS_CYGWIN)
#include "i386-io-cygwin.h"
#elif defined(PCI_OS_HAIKU)
#include "i386-io-haiku.h"
#elif defined(PCI_OS_BEOS)
#include "i386-io-beos.h"
#elif defined(PCI_OS_DJGPP)
#include "i386-io-djgpp.h"
#else
#error Do not know how to access I/O ports on this OS.
#endif
static int conf12_io_enabled = -1; /* -1=haven't tried, 0=failed, 1=succeeded */
static int
conf12_setup_io(struct pci_access *a)
{
if (conf12_io_enabled < 0)
conf12_io_enabled = intel_setup_io(a);
return conf12_io_enabled;
}
static void
conf12_init(struct pci_access *a)
{
if (!conf12_setup_io(a))
a->error("No permission to access I/O ports (you probably have to be root).");
}
static void
conf12_cleanup(struct pci_access *a)
{
if (conf12_io_enabled > 0)
{
intel_cleanup_io(a);
conf12_io_enabled = -1;
}
}
/*
* Before we decide to use direct hardware access mechanisms, we try to do some
* trivial checks to ensure it at least _seems_ to be working -- we just test
* whether bus 00 contains a host bridge (this is similar to checking
* techniques used in XFree86, but ours should be more reliable since we
* attempt to make use of direct access hints provided by the PCI BIOS).
*
* This should be close to trivial, but it isn't, because there are buggy
* chipsets (yes, you guessed it, by Intel and Compaq) that have no class ID.
*/
static int
intel_sanity_check(struct pci_access *a, struct pci_methods *m)
{
struct pci_dev d;
memset(&d, 0, sizeof(d));
a->debug("...sanity check");
d.bus = 0;
d.func = 0;
for (d.dev = 0; d.dev < 32; d.dev++)
{
u16 class, vendor;
if (m->read(&d, PCI_CLASS_DEVICE, (byte *) &class, sizeof(class)) &&
(class == cpu_to_le16(PCI_CLASS_BRIDGE_HOST) || class == cpu_to_le16(PCI_CLASS_DISPLAY_VGA)) ||
m->read(&d, PCI_VENDOR_ID, (byte *) &vendor, sizeof(vendor)) &&
(vendor == cpu_to_le16(PCI_VENDOR_ID_INTEL) || vendor == cpu_to_le16(PCI_VENDOR_ID_COMPAQ)))
{
a->debug("...outside the Asylum at 0/%02x/0", d.dev);
return 1;
}
}
a->debug("...insane");
return 0;
}
/*
* Configuration type 1
*/
#define CONFIG_CMD(bus, device_fn, where) (0x80000000 | (bus << 16) | (device_fn << 8) | (where & ~3))
static int
conf1_detect(struct pci_access *a)
{
unsigned int tmp;
int res = 0;
if (!conf12_setup_io(a))
{
a->debug("...no I/O permission");
return 0;
}
intel_io_lock();
outb (0x01, 0xCFB);
tmp = inl (0xCF8);
outl (0x80000000, 0xCF8);
if (inl (0xCF8) == 0x80000000)
res = 1;
outl (tmp, 0xCF8);
intel_io_unlock();
if (res)
res = intel_sanity_check(a, &pm_intel_conf1);
return res;
}
static int
conf1_read(struct pci_dev *d, int pos, byte *buf, int len)
{
int addr = 0xcfc + (pos&3);
int res = 1;
if (d->domain || pos >= 256)
return 0;
if (len != 1 && len != 2 && len != 4)
return pci_generic_block_read(d, pos, buf, len);
intel_io_lock();
outl(0x80000000 | ((d->bus & 0xff) << 16) | (PCI_DEVFN(d->dev, d->func) << 8) | (pos&~3), 0xcf8);
switch (len)
{
case 1:
buf[0] = inb(addr);
break;
case 2:
((u16 *) buf)[0] = cpu_to_le16(inw(addr));
break;
case 4:
((u32 *) buf)[0] = cpu_to_le32(inl(addr));
break;
}
intel_io_unlock();
return res;
}
static int
conf1_write(struct pci_dev *d, int pos, byte *buf, int len)
{
int addr = 0xcfc + (pos&3);
int res = 1;
if (d->domain || pos >= 256)
return 0;
if (len != 1 && len != 2 && len != 4)
return pci_generic_block_write(d, pos, buf, len);
intel_io_lock();
outl(0x80000000 | ((d->bus & 0xff) << 16) | (PCI_DEVFN(d->dev, d->func) << 8) | (pos&~3), 0xcf8);
switch (len)
{
case 1:
outb(buf[0], addr);
break;
case 2:
outw(le16_to_cpu(((u16 *) buf)[0]), addr);
break;
case 4:
outl(le32_to_cpu(((u32 *) buf)[0]), addr);
break;
}
intel_io_unlock();
return res;
}
/*
* Configuration type 2. Obsolete and brain-damaged, but existing.
*/
static int
conf2_detect(struct pci_access *a)
{
int res = 0;
if (!conf12_setup_io(a))
{
a->debug("...no I/O permission");
return 0;
}
/* This is ugly and tends to produce false positives. Beware. */
intel_io_lock();
outb(0x00, 0xCFB);
outb(0x00, 0xCF8);
outb(0x00, 0xCFA);
if (inb(0xCF8) == 0x00 && inb(0xCFA) == 0x00)
res = intel_sanity_check(a, &pm_intel_conf2);
intel_io_unlock();
return res;
}
static int
conf2_read(struct pci_dev *d, int pos, byte *buf, int len)
{
int res = 1;
int addr = 0xc000 | (d->dev << 8) | pos;
if (d->domain || pos >= 256)
return 0;
if (d->dev >= 16)
/* conf2 supports only 16 devices per bus */
return 0;
if (len != 1 && len != 2 && len != 4)
return pci_generic_block_read(d, pos, buf, len);
intel_io_lock();
outb((d->func << 1) | 0xf0, 0xcf8);
outb(d->bus, 0xcfa);
switch (len)
{
case 1:
buf[0] = inb(addr);
break;
case 2:
((u16 *) buf)[0] = cpu_to_le16(inw(addr));
break;
case 4:
((u32 *) buf)[0] = cpu_to_le32(inl(addr));
break;
}
outb(0, 0xcf8);
intel_io_unlock();
return res;
}
static int
conf2_write(struct pci_dev *d, int pos, byte *buf, int len)
{
int res = 1;
int addr = 0xc000 | (d->dev << 8) | pos;
if (d->domain || pos >= 256)
return 0;
if (d->dev >= 16)
/* conf2 supports only 16 devices per bus */
return 0;
if (len != 1 && len != 2 && len != 4)
return pci_generic_block_write(d, pos, buf, len);
intel_io_lock();
outb((d->func << 1) | 0xf0, 0xcf8);
outb(d->bus, 0xcfa);
switch (len)
{
case 1:
outb(buf[0], addr);
break;
case 2:
outw(le16_to_cpu(* (u16 *) buf), addr);
break;
case 4:
outl(le32_to_cpu(* (u32 *) buf), addr);
break;
}
outb(0, 0xcf8);
intel_io_unlock();
return res;
}
struct pci_methods pm_intel_conf1 = {
"intel-conf1",
"Raw I/O port access using Intel conf1 interface",
NULL, /* config */
conf1_detect,
conf12_init,
conf12_cleanup,
pci_generic_scan,
pci_generic_fill_info,
conf1_read,
conf1_write,
NULL, /* read_vpd */
NULL, /* init_dev */
NULL /* cleanup_dev */
};
struct pci_methods pm_intel_conf2 = {
"intel-conf2",
"Raw I/O port access using Intel conf2 interface",
NULL, /* config */
conf2_detect,
conf12_init,
conf12_cleanup,
pci_generic_scan,
pci_generic_fill_info,
conf2_read,
conf2_write,
NULL, /* read_vpd */
NULL, /* init_dev */
NULL /* cleanup_dev */
};
|