1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
|
########################################################################
# Copyright(c) 2011-2016 Intel Corporation All rights reserved.
#
# Redistribution and use in source and binary forms, with or without
# modification, are permitted provided that the following conditions
# are met:
# * Redistributions of source code must retain the above copyright
# notice, this list of conditions and the following disclaimer.
# * Redistributions in binary form must reproduce the above copyright
# notice, this list of conditions and the following disclaimer in
# the documentation and/or other materials provided with the
# distribution.
# * Neither the name of Intel Corporation nor the names of its
# contributors may be used to endorse or promote products derived
# from this software without specific prior written permission.
#
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
########################################################################
lsrc += sha512_mb/sha512_ctx_sse.c \
sha512_mb/sha512_ctx_avx.c \
sha512_mb/sha512_ctx_avx2.c \
sha512_mb/sha512_ctx_sb_sse4.c
lsrc += sha512_mb/sha512_mb_mgr_init_sse.c \
sha512_mb/sha512_mb_mgr_init_avx2.c \
sha512_mb/sha512_sb_mgr_init_sse4.c
lsrc += sha512_mb/sha512_mb_mgr_submit_sse.asm \
sha512_mb/sha512_mb_mgr_submit_avx.asm \
sha512_mb/sha512_mb_mgr_submit_avx2.asm \
sha512_mb/sha512_mb_mgr_flush_sse.asm \
sha512_mb/sha512_mb_mgr_flush_avx.asm \
sha512_mb/sha512_mb_mgr_flush_avx2.asm \
sha512_mb/sha512_mb_x2_sse.asm \
sha512_mb/sha512_mb_x2_avx.asm \
sha512_mb/sha512_mb_x4_avx2.asm \
sha512_mb/sha512_multibinary.asm \
sha512_mb/sha512_sb_mgr_submit_sse4.c \
sha512_mb/sha512_sb_mgr_flush_sse4.c \
sha512_mb/sha512_sse4.asm
lsrc += sha512_mb/sha512_ctx_avx512.c \
sha512_mb/sha512_mb_mgr_init_avx512.c \
sha512_mb/sha512_mb_mgr_submit_avx512.asm \
sha512_mb/sha512_mb_mgr_flush_avx512.asm \
sha512_mb/sha512_mb_x8_avx512.asm
extern_hdrs += include/sha512_mb.h \
include/multi_buffer.h
other_src += include/datastruct.asm \
sha512_mb/sha512_job.asm \
sha512_mb/sha512_mb_mgr_datastruct.asm \
include/reg_sizes.asm \
sha512_mb/sha512_ref.c \
include/memcpy_inline.h \
include/memcpy.asm \
include/intrinreg.h
check_tests += sha512_mb/sha512_mb_test \
sha512_mb/sha512_mb_rand_test \
sha512_mb/sha512_mb_rand_update_test
unit_tests += sha512_mb/sha512_mb_rand_ssl_test
perf_tests += sha512_mb/sha512_mb_vs_ossl_perf
sha512_mb_rand_test: sha512_ref.o
sha512_mb_sha512_mb_rand_test_LDADD = sha512_mb/sha512_ref.lo libisal_crypto.la
sha512_mb_rand_update_test: sha512_ref.o
sha512_mb_sha512_mb_rand_update_test_LDADD = sha512_mb/sha512_ref.lo libisal_crypto.la
sha512_mb_rand_ssl_test: LDLIBS += -lcrypto
sha512_mb_sha512_mb_rand_ssl_test_LDFLAGS = -lcrypto
sha512_mb_vs_ossl_perf: LDLIBS += -lcrypto
sha512_mb_sha512_mb_vs_ossl_perf_LDFLAGS = -lcrypto
|