1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
|
;;
;; Copyright (c) 2019, Intel Corporation
;;
;; Redistribution and use in source and binary forms, with or without
;; modification, are permitted provided that the following conditions are met:
;;
;; * Redistributions of source code must retain the above copyright notice,
;; this list of conditions and the following disclaimer.
;; * Redistributions in binary form must reproduce the above copyright
;; notice, this list of conditions and the following disclaimer in the
;; documentation and/or other materials provided with the distribution.
;; * Neither the name of Intel Corporation nor the names of its contributors
;; may be used to endorse or promote products derived from this software
;; without specific prior written permission.
;;
;; THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
;; AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
;; IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
;; DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE
;; FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
;; DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
;; SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
;; CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
;; OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
;; OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
;;
%include "include/os.asm"
%include "job_aes_hmac.asm"
%include "mb_mgr_datastruct.asm"
%include "constants.asm"
%include "include/reg_sizes.asm"
%ifndef AES_CBC_ENC_X16
%define AES_CBC_ENC_X16 aes_cbc_enc_128_vaes_avx512
%define FLUSH_JOB_AES_ENC flush_job_aes128_enc_vaes_avx512
%define NUM_KEYS 11
%endif
; void AES_CBC_ENC_X16(AES_ARGS *args, UINT64 len_in_bytes);
extern AES_CBC_ENC_X16
section .text
%define APPEND(a,b) a %+ b
%ifdef LINUX
%define arg1 rdi
%define arg2 rsi
%else
%define arg1 rcx
%define arg2 rdx
%endif
%define state arg1
%define job arg2
%define len2 arg2
%define job_rax rax
%if 1
%define unused_lanes rbx
%define tmp1 rbx
%define good_lane rdx
%define iv rdx
%define tmp2 rax
; idx needs to be in rbp
%define tmp rbp
%define idx rbp
%define tmp3 r8
%define tmp4 r9
%endif
; copy IV into NULL lanes
%macro COPY_IV_TO_NULL_LANES 4
%define %%IDX %1 ; [in] GP with good lane idx (scaled x16)
%define %%NULL_MASK %2 ; [clobbered] GP to store NULL lane mask
%define %%XTMP %3 ; [clobbered] temp XMM reg
%define %%MASK_REG %4 ; [in] mask register
vmovdqa64 %%XTMP, [state + _aes_args_IV + %%IDX]
kmovw DWORD(%%NULL_MASK), %%MASK_REG
%assign i 0
%rep 16
bt %%NULL_MASK, i
jnc %%_skip_copy %+ i
vmovdqa64 [state + _aes_args_IV + (i*16)], %%XTMP
%%_skip_copy %+ i:
%assign i (i + 1)
%endrep
%endmacro
; clear IV into NULL lanes
%macro CLEAR_IV_IN_NULL_LANES 3
%define %%NULL_MASK %1 ; [clobbered] GP to store NULL lane mask
%define %%XTMP %2 ; [clobbered] temp XMM reg
%define %%MASK_REG %3 ; [in] mask register
vpxorq %%XTMP, %%XTMP
kmovw DWORD(%%NULL_MASK), %%MASK_REG
%assign i 0
%rep 16
bt %%NULL_MASK, i
jnc %%_skip_clear %+ i
vmovdqa64 [state + _aes_args_IV + (i*16)], %%XTMP
%%_skip_clear %+ i:
%assign i (i + 1)
%endrep
%endmacro
; copy round key's into NULL lanes
%macro COPY_KEYS_TO_NULL_LANES 5
%define %%IDX %1 ; [in] GP with good lane idx (scaled x16)
%define %%NULL_MASK %2 ; [clobbered] GP to store NULL lane mask
%define %%KEY_TAB %3 ; [clobbered] GP to store key table pointer
%define %%XTMP %4 ; [clobbered] temp XMM reg
%define %%MASK_REG %5 ; [in] mask register
lea %%KEY_TAB, [state + _aes_args_key_tab]
kmovw DWORD(%%NULL_MASK), %%MASK_REG
%assign j 0 ; outer loop to iterate through round keys
%rep 15
vmovdqa64 %%XTMP, [%%KEY_TAB + j + %%IDX]
%assign k 0 ; inner loop to iterate through lanes
%rep 16
bt %%NULL_MASK, k
jnc %%_skip_copy %+ j %+ _ %+ k
vmovdqa64 [%%KEY_TAB + j + (k*16)], %%XTMP
%%_skip_copy %+ j %+ _ %+ k:
%assign k (k + 1)
%endrep
%assign j (j + 256)
%endrep
%endmacro
; clear round key's in NULL lanes
%macro CLEAR_KEYS_IN_NULL_LANES 3
%define %%NULL_MASK %1 ; [clobbered] GP to store NULL lane mask
%define %%XTMP %2 ; [clobbered] temp XMM reg
%define %%MASK_REG %3 ; [in] mask register
vpxorq %%XTMP, %%XTMP
kmovw DWORD(%%NULL_MASK), %%MASK_REG
%assign k 0 ; outer loop to iterate through lanes
%rep 16
bt %%NULL_MASK, k
jnc %%_skip_clear %+ k
%assign j 0 ; inner loop to iterate through round keys
%rep NUM_KEYS
vmovdqa64 [state + _aesarg_key_tab + j + (k*16)], %%XTMP
%assign j (j + 256)
%endrep
%%_skip_clear %+ k:
%assign k (k + 1)
%endrep
%endmacro
; STACK_SPACE needs to be an odd multiple of 8
; This routine and its callee clobbers all GPRs
struc STACK
_gpr_save: resq 8
_rsp_save: resq 1
endstruc
; JOB* FLUSH_JOB_AES_ENC(MB_MGR_AES_OOO *state, JOB_AES_HMAC *job)
; arg 1 : state
; arg 2 : job
MKGLOBAL(FLUSH_JOB_AES_ENC,function,internal)
FLUSH_JOB_AES_ENC:
mov rax, rsp
sub rsp, STACK_size
and rsp, -16
mov [rsp + _gpr_save + 8*0], rbx
mov [rsp + _gpr_save + 8*1], rbp
mov [rsp + _gpr_save + 8*2], r12
mov [rsp + _gpr_save + 8*3], r13
mov [rsp + _gpr_save + 8*4], r14
mov [rsp + _gpr_save + 8*5], r15
%ifndef LINUX
mov [rsp + _gpr_save + 8*6], rsi
mov [rsp + _gpr_save + 8*7], rdi
%endif
mov [rsp + _rsp_save], rax ; original SP
; check for empty
cmp qword [state + _aes_lanes_in_use], 0
je return_null
; find a lane with a non-null job
vpxord zmm0, zmm0, zmm0
vmovdqu64 zmm1, [state + _aes_job_in_lane + (0*PTR_SZ)]
vmovdqu64 zmm2, [state + _aes_job_in_lane + (8*PTR_SZ)]
vpcmpq k1, zmm1, zmm0, 4 ; NEQ
vpcmpq k2, zmm2, zmm0, 4 ; NEQ
kmovw DWORD(tmp), k1
kmovw DWORD(tmp1), k2
mov DWORD(tmp2), DWORD(tmp1)
shl DWORD(tmp2), 8
or DWORD(tmp2), DWORD(tmp) ; mask of non-null jobs in tmp2
not BYTE(tmp)
kmovw k4, DWORD(tmp)
not BYTE(tmp1)
kmovw k5, DWORD(tmp1)
mov DWORD(tmp), DWORD(tmp2)
not WORD(tmp)
kmovw k6, DWORD(tmp) ; mask of NULL jobs in k4, k5 and k6
mov DWORD(tmp), DWORD(tmp2)
xor tmp2, tmp2
bsf WORD(tmp2), WORD(tmp) ; index of the 1st set bit in tmp2
;; copy good lane data into NULL lanes
mov tmp, [state + _aes_args_in + tmp2*8]
vpbroadcastq zmm1, tmp
vmovdqa64 [state + _aes_args_in + (0*PTR_SZ)]{k4}, zmm1
vmovdqa64 [state + _aes_args_in + (8*PTR_SZ)]{k5}, zmm1
;; - out pointer
mov tmp, [state + _aes_args_out + tmp2*8]
vpbroadcastq zmm1, tmp
vmovdqa64 [state + _aes_args_out + (0*PTR_SZ)]{k4}, zmm1
vmovdqa64 [state + _aes_args_out + (8*PTR_SZ)]{k5}, zmm1
;; - set len to UINT16_MAX
mov WORD(tmp), 0xffff
vpbroadcastw ymm3, WORD(tmp)
vmovdqa64 ymm0, [state + _aes_lens]
vmovdqu16 ymm0{k6}, ymm3
vmovdqa64 [state + _aes_lens], ymm0
;; Find min length for lanes 0-7
vphminposuw xmm2, xmm0
;; scale up good lane idx before copying IV and keys
shl tmp2, 4
;; - copy IV to null lanes
COPY_IV_TO_NULL_LANES tmp2, tmp1, xmm4, k6
; extract min length of lanes 0-7
vpextrw DWORD(len2), xmm2, 0 ; min value
vpextrw DWORD(idx), xmm2, 1 ; min index
;; - copy round keys to null lanes
COPY_KEYS_TO_NULL_LANES tmp2, tmp1, tmp3, xmm4, k6
;; Update lens and find min for lanes 8-15
vextracti128 xmm1, ymm0, 1
vphminposuw xmm2, xmm1
vpextrw DWORD(tmp3), xmm2, 0 ; min value
cmp DWORD(len2), DWORD(tmp3)
jle use_min
vpextrw DWORD(idx), xmm2, 1 ; min index
add DWORD(idx), 8 ; but index +8
mov len2, tmp3 ; min len
use_min:
vpbroadcastw ymm3, WORD(len2)
vpsubw ymm0, ymm0, ymm3
vmovdqa [state + _aes_lens], ymm0
; "state" and "args" are the same address, arg1
; len is arg2
call AES_CBC_ENC_X16
; state and idx are intact
len_is_0:
; process completed job "idx"
mov job_rax, [state + _aes_job_in_lane + idx*8]
mov unused_lanes, [state + _aes_unused_lanes]
mov qword [state + _aes_job_in_lane + idx*8], 0
or dword [job_rax + _status], STS_COMPLETED_AES
shl unused_lanes, 4
or unused_lanes, idx
mov [state + _aes_unused_lanes], unused_lanes
sub qword [state + _aes_lanes_in_use], 1
%ifdef SAFE_DATA
; Set bit of lane of returned job
xor DWORD(tmp3), DWORD(tmp3)
bts DWORD(tmp3), DWORD(idx)
kmovw k1, DWORD(tmp3)
korw k6, k1, k6
;; Clear IV and expanded keys of returned job and "NULL lanes"
;; (k6 contains the mask of the jobs)
CLEAR_IV_IN_NULL_LANES tmp1, xmm0, k6
CLEAR_KEYS_IN_NULL_LANES tmp1, xmm0, k6
%endif
return:
mov rbx, [rsp + _gpr_save + 8*0]
mov rbp, [rsp + _gpr_save + 8*1]
mov r12, [rsp + _gpr_save + 8*2]
mov r13, [rsp + _gpr_save + 8*3]
mov r14, [rsp + _gpr_save + 8*4]
mov r15, [rsp + _gpr_save + 8*5]
%ifndef LINUX
mov rsi, [rsp + _gpr_save + 8*6]
mov rdi, [rsp + _gpr_save + 8*7]
%endif
mov rsp, [rsp + _rsp_save] ; original SP
ret
return_null:
xor job_rax, job_rax
jmp return
%ifdef LINUX
section .note.GNU-stack noalloc noexec nowrite progbits
%endif
|