1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
|
; $Id: HMR0UtilA.asm $
;; @file
; HM - Ring-0 VMX & SVM Helpers.
;
;
; Copyright (C) 2006-2022 Oracle and/or its affiliates.
;
; This file is part of VirtualBox base platform packages, as
; available from https://www.virtualbox.org.
;
; This program is free software; you can redistribute it and/or
; modify it under the terms of the GNU General Public License
; as published by the Free Software Foundation, in version 3 of the
; License.
;
; This program is distributed in the hope that it will be useful, but
; WITHOUT ANY WARRANTY; without even the implied warranty of
; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
; General Public License for more details.
;
; You should have received a copy of the GNU General Public License
; along with this program; if not, see <https://www.gnu.org/licenses>.
;
; SPDX-License-Identifier: GPL-3.0-only
;
;*********************************************************************************************************************************
;* Header Files *
;*********************************************************************************************************************************
%include "VBox/asmdefs.mac"
%include "VBox/err.mac"
%include "VBox/vmm/hm_vmx.mac"
%include "iprt/x86.mac"
BEGINCODE
;;
; Executes VMWRITE, 64-bit value.
;
; @returns VBox status code.
; @param idxField x86: [ebp + 08h] msc: rcx gcc: rdi VMCS index.
; @param u64Data x86: [ebp + 0ch] msc: rdx gcc: rsi VM field value.
;
ALIGNCODE(16)
BEGINPROC VMXWriteVmcs64
%ifdef RT_ARCH_AMD64
%ifdef ASM_CALL64_GCC
and edi, 0ffffffffh
xor rax, rax
vmwrite rdi, rsi
%else
and ecx, 0ffffffffh
xor rax, rax
vmwrite rcx, rdx
%endif
%else ; RT_ARCH_X86
mov ecx, [esp + 4] ; idxField
lea edx, [esp + 8] ; &u64Data
vmwrite ecx, [edx] ; low dword
jz .done
jc .done
inc ecx
xor eax, eax
vmwrite ecx, [edx + 4] ; high dword
.done:
%endif ; RT_ARCH_X86
jnc .valid_vmcs
mov eax, VERR_VMX_INVALID_VMCS_PTR
ret
.valid_vmcs:
jnz .the_end
mov eax, VERR_VMX_INVALID_VMCS_FIELD
.the_end:
ret
ENDPROC VMXWriteVmcs64
;;
; Executes VMREAD, 64-bit value.
;
; @returns VBox status code.
; @param idxField VMCS index.
; @param pData Where to store VM field value.
;
;DECLASM(int) VMXReadVmcs64(uint32_t idxField, uint64_t *pData);
ALIGNCODE(16)
BEGINPROC VMXReadVmcs64
%ifdef RT_ARCH_AMD64
%ifdef ASM_CALL64_GCC
and edi, 0ffffffffh
xor rax, rax
vmread [rsi], rdi
%else
and ecx, 0ffffffffh
xor rax, rax
vmread [rdx], rcx
%endif
%else ; RT_ARCH_X86
mov ecx, [esp + 4] ; idxField
mov edx, [esp + 8] ; pData
vmread [edx], ecx ; low dword
jz .done
jc .done
inc ecx
xor eax, eax
vmread [edx + 4], ecx ; high dword
.done:
%endif ; RT_ARCH_X86
jnc .valid_vmcs
mov eax, VERR_VMX_INVALID_VMCS_PTR
ret
.valid_vmcs:
jnz .the_end
mov eax, VERR_VMX_INVALID_VMCS_FIELD
.the_end:
ret
ENDPROC VMXReadVmcs64
;;
; Executes VMREAD, 32-bit value.
;
; @returns VBox status code.
; @param idxField VMCS index.
; @param pu32Data Where to store VM field value.
;
;DECLASM(int) VMXReadVmcs32(uint32_t idxField, uint32_t *pu32Data);
ALIGNCODE(16)
BEGINPROC VMXReadVmcs32
%ifdef RT_ARCH_AMD64
%ifdef ASM_CALL64_GCC
and edi, 0ffffffffh
xor rax, rax
vmread r10, rdi
mov [rsi], r10d
%else
and ecx, 0ffffffffh
xor rax, rax
vmread r10, rcx
mov [rdx], r10d
%endif
%else ; RT_ARCH_X86
mov ecx, [esp + 4] ; idxField
mov edx, [esp + 8] ; pu32Data
xor eax, eax
vmread [edx], ecx
%endif ; RT_ARCH_X86
jnc .valid_vmcs
mov eax, VERR_VMX_INVALID_VMCS_PTR
ret
.valid_vmcs:
jnz .the_end
mov eax, VERR_VMX_INVALID_VMCS_FIELD
.the_end:
ret
ENDPROC VMXReadVmcs32
;;
; Executes VMWRITE, 32-bit value.
;
; @returns VBox status code.
; @param idxField VMCS index.
; @param u32Data Where to store VM field value.
;
;DECLASM(int) VMXWriteVmcs32(uint32_t idxField, uint32_t u32Data);
ALIGNCODE(16)
BEGINPROC VMXWriteVmcs32
%ifdef RT_ARCH_AMD64
%ifdef ASM_CALL64_GCC
and edi, 0ffffffffh
and esi, 0ffffffffh
xor rax, rax
vmwrite rdi, rsi
%else
and ecx, 0ffffffffh
and edx, 0ffffffffh
xor rax, rax
vmwrite rcx, rdx
%endif
%else ; RT_ARCH_X86
mov ecx, [esp + 4] ; idxField
mov edx, [esp + 8] ; u32Data
xor eax, eax
vmwrite ecx, edx
%endif ; RT_ARCH_X86
jnc .valid_vmcs
mov eax, VERR_VMX_INVALID_VMCS_PTR
ret
.valid_vmcs:
jnz .the_end
mov eax, VERR_VMX_INVALID_VMCS_FIELD
.the_end:
ret
ENDPROC VMXWriteVmcs32
;;
; Executes VMXON.
;
; @returns VBox status code.
; @param HCPhysVMXOn Physical address of VMXON structure.
;
;DECLASM(int) VMXEnable(RTHCPHYS HCPhysVMXOn);
BEGINPROC VMXEnable
%ifdef RT_ARCH_AMD64
xor rax, rax
%ifdef ASM_CALL64_GCC
push rdi
%else
push rcx
%endif
vmxon [rsp]
%else ; RT_ARCH_X86
xor eax, eax
vmxon [esp + 4]
%endif ; RT_ARCH_X86
jnc .good
mov eax, VERR_VMX_INVALID_VMXON_PTR
jmp .the_end
.good:
jnz .the_end
mov eax, VERR_VMX_VMXON_FAILED
.the_end:
%ifdef RT_ARCH_AMD64
add rsp, 8
%endif
ret
ENDPROC VMXEnable
;;
; Executes VMXOFF.
;
;DECLASM(void) VMXDisable(void);
BEGINPROC VMXDisable
vmxoff
.the_end:
ret
ENDPROC VMXDisable
;;
; Executes VMCLEAR.
;
; @returns VBox status code.
; @param HCPhysVmcs Physical address of VM control structure.
;
;DECLASM(int) VMXClearVmcs(RTHCPHYS HCPhysVmcs);
ALIGNCODE(16)
BEGINPROC VMXClearVmcs
%ifdef RT_ARCH_AMD64
xor rax, rax
%ifdef ASM_CALL64_GCC
push rdi
%else
push rcx
%endif
vmclear [rsp]
%else ; RT_ARCH_X86
xor eax, eax
vmclear [esp + 4]
%endif ; RT_ARCH_X86
jnc .the_end
mov eax, VERR_VMX_INVALID_VMCS_PTR
.the_end:
%ifdef RT_ARCH_AMD64
add rsp, 8
%endif
ret
ENDPROC VMXClearVmcs
;;
; Executes VMPTRLD.
;
; @returns VBox status code.
; @param HCPhysVmcs Physical address of VMCS structure.
;
;DECLASM(int) VMXLoadVmcs(RTHCPHYS HCPhysVmcs);
ALIGNCODE(16)
BEGINPROC VMXLoadVmcs
%ifdef RT_ARCH_AMD64
xor rax, rax
%ifdef ASM_CALL64_GCC
push rdi
%else
push rcx
%endif
vmptrld [rsp]
%else
xor eax, eax
vmptrld [esp + 4]
%endif
jnc .the_end
mov eax, VERR_VMX_INVALID_VMCS_PTR
.the_end:
%ifdef RT_ARCH_AMD64
add rsp, 8
%endif
ret
ENDPROC VMXLoadVmcs
;;
; Executes VMPTRST.
;
; @returns VBox status code.
; @param [esp + 04h] gcc:rdi msc:rcx Param 1 - First parameter - Address that will receive the current pointer.
;
;DECLASM(int) VMXGetCurrentVmcs(RTHCPHYS *pVMCS);
BEGINPROC VMXGetCurrentVmcs
%ifdef RT_OS_OS2
mov eax, VERR_NOT_SUPPORTED
ret
%else
%ifdef RT_ARCH_AMD64
%ifdef ASM_CALL64_GCC
vmptrst qword [rdi]
%else
vmptrst qword [rcx]
%endif
%else
vmptrst qword [esp+04h]
%endif
xor eax, eax
.the_end:
ret
%endif
ENDPROC VMXGetCurrentVmcs
;;
; Invalidate a page using INVEPT.
;
; @param enmTlbFlush msc:ecx gcc:edi x86:[esp+04] Type of flush.
; @param pDescriptor msc:edx gcc:esi x86:[esp+08] Descriptor pointer.
;
;DECLASM(int) VMXR0InvEPT(VMXTLBFLUSHEPT enmTlbFlush, uint64_t *pDescriptor);
BEGINPROC VMXR0InvEPT
%ifdef RT_ARCH_AMD64
%ifdef ASM_CALL64_GCC
and edi, 0ffffffffh
xor rax, rax
; invept rdi, qword [rsi]
DB 0x66, 0x0F, 0x38, 0x80, 0x3E
%else
and ecx, 0ffffffffh
xor rax, rax
; invept rcx, qword [rdx]
DB 0x66, 0x0F, 0x38, 0x80, 0xA
%endif
%else
mov ecx, [esp + 4]
mov edx, [esp + 8]
xor eax, eax
; invept ecx, qword [edx]
DB 0x66, 0x0F, 0x38, 0x80, 0xA
%endif
jnc .valid_vmcs
mov eax, VERR_VMX_INVALID_VMCS_PTR
ret
.valid_vmcs:
jnz .the_end
mov eax, VERR_INVALID_PARAMETER
.the_end:
ret
ENDPROC VMXR0InvEPT
;;
; Invalidate a page using INVVPID.
;
; @param enmTlbFlush msc:ecx gcc:edi x86:[esp+04] Type of flush
; @param pDescriptor msc:edx gcc:esi x86:[esp+08] Descriptor pointer
;
;DECLASM(int) VMXR0InvVPID(VMXTLBFLUSHVPID enmTlbFlush, uint64_t *pDescriptor);
BEGINPROC VMXR0InvVPID
%ifdef RT_ARCH_AMD64
%ifdef ASM_CALL64_GCC
and edi, 0ffffffffh
xor rax, rax
; invvpid rdi, qword [rsi]
DB 0x66, 0x0F, 0x38, 0x81, 0x3E
%else
and ecx, 0ffffffffh
xor rax, rax
; invvpid rcx, qword [rdx]
DB 0x66, 0x0F, 0x38, 0x81, 0xA
%endif
%else
mov ecx, [esp + 4]
mov edx, [esp + 8]
xor eax, eax
; invvpid ecx, qword [edx]
DB 0x66, 0x0F, 0x38, 0x81, 0xA
%endif
jnc .valid_vmcs
mov eax, VERR_VMX_INVALID_VMCS_PTR
ret
.valid_vmcs:
jnz .the_end
mov eax, VERR_INVALID_PARAMETER
.the_end:
ret
ENDPROC VMXR0InvVPID
%if GC_ARCH_BITS == 64
;;
; Executes INVLPGA.
;
; @param pPageGC msc:rcx gcc:rdi x86:[esp+04] Virtual page to invalidate
; @param uASID msc:rdx gcc:rsi x86:[esp+0C] Tagged TLB id
;
;DECLASM(void) SVMR0InvlpgA(RTGCPTR pPageGC, uint32_t uASID);
BEGINPROC SVMR0InvlpgA
%ifdef RT_ARCH_AMD64
%ifdef ASM_CALL64_GCC
mov rax, rdi
mov rcx, rsi
%else
mov rax, rcx
mov rcx, rdx
%endif
%else
mov eax, [esp + 4]
mov ecx, [esp + 0Ch]
%endif
invlpga [xAX], ecx
ret
ENDPROC SVMR0InvlpgA
%else ; GC_ARCH_BITS != 64
;;
; Executes INVLPGA
;
; @param pPageGC msc:ecx gcc:edi x86:[esp+04] Virtual page to invalidate
; @param uASID msc:edx gcc:esi x86:[esp+08] Tagged TLB id
;
;DECLASM(void) SVMR0InvlpgA(RTGCPTR pPageGC, uint32_t uASID);
BEGINPROC SVMR0InvlpgA
%ifdef RT_ARCH_AMD64
%ifdef ASM_CALL64_GCC
movzx rax, edi
mov ecx, esi
%else
; from http://www.cs.cmu.edu/~fp/courses/15213-s06/misc/asm64-handout.pdf:
; "Perhaps unexpectedly, instructions that move or generate 32-bit register
; values also set the upper 32 bits of the register to zero. Consequently
; there is no need for an instruction movzlq."
mov eax, ecx
mov ecx, edx
%endif
%else
mov eax, [esp + 4]
mov ecx, [esp + 8]
%endif
invlpga [xAX], ecx
ret
ENDPROC SVMR0InvlpgA
%endif ; GC_ARCH_BITS != 64
|